|
![]() |
|||
|
||||
OverviewThe focus of the workshop is the role of crystal lattices, i.e. atomic structure, phonons, lattice distortions, in the mechanism of high temperature superconductivity in oxides. In spite of the intense research effort during the last five years the mechanism of high temperature superconductivity still remains unknown. While earlier theories forcused primarily on the role of magnetic interaction, recent experimental results strongly suggest that anharmonic local atomic displacements, in particular those induced by charge carriers, are critically involved in creating high temperature superconductivity. In this workshop, experimentalists and theoreticians address this issue with the hope of stimulating real progress in this area. Full Product DetailsAuthor: T Egami (Univ Of Pennsylvania, Usa) , A R Bishop (Los Alamos Nat'l Lab, Usa) , J Mustre De Leon (Lanl, Usa) , Yaneer Bar-yam (Boston Univ, Usa)Publisher: World Scientific Publishing Co Pte Ltd Imprint: World Scientific Publishing Co Pte Ltd ISBN: 9789810209704ISBN 10: 9810209703 Pages: 620 Publication Date: 01 December 1992 Audience: Professional and scholarly , Professional & Vocational Format: Hardback Publisher's Status: Active Availability: In Print ![]() This item will be ordered in for you from one of our suppliers. Upon receipt, we will promptly dispatch it out to you. For in store availability, please contact us. Table of ContentsPart 1 Dependability modelling and evaluation of computing systems: dependable computing - concepts and terminology; dependability modelling and evaluation of hardware-and-software systems; dependability modelling of heterogeneous VAX-cluster systems using stochastic reward nets. Part 2 Fault-tolerant parallel computing systems: communication structures in fault-tolerant distributed systems; present development and future trends in fault testing and tolerance of VLSI; concurrent error detection and reconfiguration in systolic arrays; self-testing of mesh arrays; self-checking bus arbiter and its code for multiprocessing systems; design and reconfiguration strategies for hypertree architectures; yeild evaluation of VLSI reconfigurable binary tree architectures; yield evaluation of tree dynamic RAMs. Part 3 Software fault tolerance in parallel computing systems: new roll-forward checkpointing schemes for modular redundant systems: evaluating the effiency of byzantyne agreement algorithms; optimal strategies for scheduling test and checkpoints; error correction for scheduling test and language. Part 4 Testability design of modules for parallel computing systems: testability design; design for diagnosability-survey; on finding scan flip-flops in partial scan designs; self-checking DCVS circuits; hardware fault detection by diverse software; on t-error correcting and d-unidirectional error detecting codes with d>1.ReviewsAuthor InformationTab Content 6Author Website:Countries AvailableAll regions |