Guessing Random Additive Noise Decoding: A Hardware Perspective

Author:   Syed Mohsin Abbas ,  Marwan Jalaleddine ,  Warren J. Gross
Publisher:   Springer International Publishing AG
Edition:   1st ed. 2023
ISBN:  

9783031316623


Pages:   151
Publication Date:   18 August 2023
Format:   Hardback
Availability:   Manufactured on demand   Availability explained
We will order this item for you from a manufactured on demand supplier.

Our Price $448.77 Quantity:  
Add to Cart

Share |

Guessing Random Additive Noise Decoding: A Hardware Perspective


Add your own review!

Overview

This book gives a detailed overview of a universal Maximum Likelihood (ML) decoding technique, known as Guessing Random Additive Noise Decoding (GRAND), has been introduced for short-length and high-rate linear block codes. The interest in short channel codes and the corresponding ML decoding algorithms has recently been reignited in both industry and academia due to emergence of applications with strict reliability and ultra-low latency requirements . A few of these applications include Machine-to-Machine (M2M) communication, augmented and virtual Reality, Intelligent Transportation Systems (ITS), the Internet of Things (IoTs), and Ultra-Reliable and Low Latency Communications (URLLC), which is an important use case for the 5G-NR standard. GRAND features both soft-input and hard-input variants. Moreover, there are traditional GRAND variants that can be used with any communication channel, and specialized GRAND variants that are developed for a specific communication channel. This book presents a detailed overview of these GRAND variants and their hardware architectures. The book is structured into four parts. Part 1 introduces linear block codes and the GRAND algorithm. Part 2 discusses the hardware architecture for traditional GRAND variants that can be applied to any underlying communication channel. Part 3 describes the hardware architectures for specialized GRAND variants developed for specific communication channels. Lastly, Part 4 provides an overview of recently proposed GRAND variants and their unique applications. This book is ideal for researchers or engineers looking to implement high-throughput and energy-efficient hardware for GRAND, as well as seasoned academics and graduate students interested in the topic of VLSI hardware architectures. Additionally, it can serve as reading material in graduate courses covering modern error correcting codes and Maximum Likelihood decoding for short codes.

Full Product Details

Author:   Syed Mohsin Abbas ,  Marwan Jalaleddine ,  Warren J. Gross
Publisher:   Springer International Publishing AG
Imprint:   Springer International Publishing AG
Edition:   1st ed. 2023
Weight:   0.680kg
ISBN:  

9783031316623


ISBN 10:   3031316622
Pages:   151
Publication Date:   18 August 2023
Audience:   Professional and scholarly ,  Professional & Vocational
Format:   Hardback
Publisher's Status:   Active
Availability:   Manufactured on demand   Availability explained
We will order this item for you from a manufactured on demand supplier.

Table of Contents

Reviews

Author Information

Syed Mohsin Abbas is a postdoctoral researcher at Integrated Systems for Information Processing (ISIP) Lab at McGill University, Canada. He received his PhD. from the Department of Electronics and Computer Engineering (ECE) at the Hong Kong University of Science and Technology (HKUST). Dr. Abbas's research interests include the development of high-throughput and energy-efficient VLSI architectures for modern channel code decoders. In addition, his curiosity is fueled by topics such as information theory, VLSI Design, Computer Architecture, Embedded Systems, Massive MIMO, and 5G/6G communication. Marwan Jalaleddine is a PhD. candidate and teaching assistant at McGill University. His research interests lie in modern Error Correcting Codes (ECCs) and their application in wireless communication technology. Warren J. Gross is a James McGill Professor and the Chair of the Department of Electrical and Computer Engineering at McGill University,Montreal, QC, Canada. He received the PhD degree from the University of Toronto. His research interests are in the design and implementation of signal processing systems and custom computer architectures. He served as the Chair of the IEEE Signal Processing Society Technical Committee on Design and Implementation of Signal Processing Systems. He has served as a General Chair and Technical Program Chair of several conferences and workshops. He served as an Associate Editor for the IEEE Transactions on Signal Processing and as a Senior Area Editor.

Tab Content 6

Author Website:  

Customer Reviews

Recent Reviews

No review item found!

Add your own review!

Countries Available

All regions
Latest Reading Guide

wl

Shopping Cart
Your cart is empty
Shopping cart
Mailing List