|
|
|||
|
||||
OverviewIn the field of engineering where intensive calculation is required it may not be good option to employ bulky CPU for computation. Because it uses much more resources for computation and other purpose. In such cases a dedicated hardware can be made to fulfil the requirement. Such hardware can be made on FPGA using HDL. So as an example an application of image processing is proposed in this project. Also in the field of image processing the role of FPGA is to provide faster computation time. Moreover edge detection is a fundamental need in the field of image processing (e.g. Finger Print Recognition, Live Broadcasting Video, X-ray, and CT Scan etc). So an edge detection technique using Sobel Operator is proposed to implement on FPGA. The algorithm for this technique will be programmed using Verilog HDL and simulation will be performed on Modelsim Simulator. After successful simulation the algorithm will be synthesized on FPGA using Xilinx Design and Development Software and the design will be tested on Xillinx FPGA board. Full Product DetailsAuthor: Upesh Patel , Sachi JoshiPublisher: LAP Lambert Academic Publishing Imprint: LAP Lambert Academic Publishing Dimensions: Width: 15.20cm , Height: 0.30cm , Length: 22.90cm Weight: 0.082kg ISBN: 9786208477523ISBN 10: 6208477522 Pages: 52 Publication Date: 15 September 2025 Audience: General/trade , General Format: Paperback Publisher's Status: Active Availability: Available To Order We have confirmation that this item is in stock with the supplier. It will be ordered in for you and dispatched immediately. Table of ContentsReviewsAuthor InformationTab Content 6Author Website:Countries AvailableAll regions |
||||