|
|
|||
|
||||
OverviewThis book presents a comprehensive study on the design and functional verification of an Arithmetic Logic Unit (ALU) using a hybrid approach that combines Verilog HDL for hardware modeling and Python Cocotb for testbench automation. It demonstrates how open-source tools such as Icarus Verilog, GTKWave, and Cocotb can be effectively integrated to create a professional-grade verification environment.The work provides step-by-step insights into RTL design, simulation workflows, Makefile automation, and waveform analysis, making it valuable for students, researchers, and professionals in VLSI and digital system design. By merging traditional HDL design with modern Python-based verification, this book highlights an innovative path toward efficient, flexible, and scalable digital hardware verification. Full Product DetailsAuthor: Arpita PatelPublisher: LAP Lambert Academic Publishing Imprint: LAP Lambert Academic Publishing Dimensions: Width: 15.20cm , Height: 0.30cm , Length: 22.90cm Weight: 0.082kg ISBN: 9786209201288ISBN 10: 6209201288 Pages: 52 Publication Date: 16 November 2025 Audience: General/trade , General Format: Paperback Publisher's Status: Active Availability: Available To Order We have confirmation that this item is in stock with the supplier. It will be ordered in for you and dispatched immediately. Table of ContentsReviewsAuthor InformationTab Content 6Author Website:Countries AvailableAll regions |
||||