|
![]() |
|||
|
||||
OverviewMany modern computer systems and most multicore chips (chip multiprocessors) support shared memory in hardware. In a shared memory system, each of the processor cores may read and write to a single shared address space. For a shared memory machine, the memory consistency model defines the architecturally visible behavior of its memory system. Consistency definitions provide rules about loads and stores (or memory reads and writes) and how they act upon memory. As part of supporting a memory consistency model, many machines also provide cache coherence protocols that ensure that multiple cached copies of data are kept up-to-date. The goal of this primer is to provide readers with a basic understanding of consistency and coherence. This understanding includes both the issues that must be solved as well as a variety of solutions. We present both highlevel concepts as well as specific, concrete examples from real-world systems. Full Product DetailsAuthor: Daniel Sorin , Mark Hill , David WoodPublisher: Morgan & Claypool Publishers Imprint: Morgan & Claypool Publishers Dimensions: Width: 18.70cm , Height: 1.10cm , Length: 23.50cm Weight: 0.371kg ISBN: 9781608455645ISBN 10: 1608455645 Pages: 212 Publication Date: 30 March 2012 Audience: Professional and scholarly , Professional & Vocational Format: Paperback Publisher's Status: Active Availability: Awaiting stock ![]() The supplier is currently out of stock of this item. It will be ordered for you and placed on backorder. Once it does come back in stock, we will ship it out for you. Table of ContentsPreface Introduction to Consistency and Coherence Coherence Basics Memory Consistency Motivation and Sequential Consistency Total Store Order and the x86 Memory Model Relaxed Memory Consistency Coherence Protocols Snooping Coherence Protocols Directory Coherence Protocols Advanced Topics in Coherence Author BiographiesReviewsAuthor InformationTab Content 6Author Website:Countries AvailableAll regions |